zlacker

[return to "Arm releases experimental CHERI-enabled Morello board"]
1. netr0u+2r[view] [source] 2022-01-20 14:14:50
>>zxombi+(OP)
What about RISC-V?
◧◩
2. jrtc27+Xw[view] [source] 2022-01-20 14:47:13
>>netr0u+2r
We also have a CHERI-RISC-V specification (https://www.cl.cam.ac.uk/techreports/UCAM-CL-TR-951.pdf), with support in CHERI LLVM, CHERI QEMU and CheriBSD, plus three open-source FPGA implementations (https://github.com/CTSRD-CHERI/Piccolo, https://github.com/CTSRD-CHERI/Flute, https://github.com/CTSRD-CHERI/Toooba) that span various parts of the microarchitecture design space, and it is the platform we use for our own research on architecture and microarchitecture. But for various reasons (e.g. proximity to the university, existence of competitive microarchitectures several years ago, ISA and ecosystem maturity, enthusiasm and interest on their part) Arm was the right partner for this program.
◧◩◪
3. netr0u+Fy[view] [source] 2022-01-20 14:55:43
>>jrtc27+Xw
Then the HN title is inaccurate.
◧◩◪◨
4. klelat+pA[view] [source] 2022-01-20 15:04:15
>>netr0u+Fy
Are you saying Arm haven't released a CHERI enabled Morello board?
◧◩◪◨⬒
5. netr0u+uB[view] [source] 2022-01-20 15:09:06
>>klelat+pA
It's technically true, but it makes it look like CHERI is only for ARM.
◧◩◪◨⬒⬓
6. dev_tt+Gv1[view] [source] 2022-01-20 19:14:28
>>netr0u+uB
The HN title is an accurate reflection of the article and the event. When the RISC-V group has a similar event, there will be a similar article. Nothing deceptive or incorrect here.
[go to top]